## **DESIGN DOCUMENTATION**

### **ARITHMETIC LOGIC UNIT**

Raghul G

**EMP ID: 6097** 

# CONTENTS

| S/No | Particulars         | Pg No |  |
|------|---------------------|-------|--|
| 1    | Introduction        | 2     |  |
| 2    | Objective           | 2 - 3 |  |
| 3    | Architecture        | 3     |  |
| 4    | Functions           | 4     |  |
| 5    | Result              | 5-7   |  |
| 6    | Design Architecture | 8     |  |
| 7    | DUT Code Coverage   | 8     |  |

#### **Introduction:**

This project presents the design and implementation of a Digital Arithmetic and Logical Unit (ALU) as a comprehensive Design Under Test (DUT). The ALU is capable of executing a wide range of arithmetic and logical operations based on input command codes. Developed using Verilog, the design emphasizes reconfigurability, functional completeness, and precise control logic validation.

The primary objective of this ALU is to support 13 arithmetic and 14 logical operations while ensuring accurate and efficient performance. The architecture includes distinct modules for input handling, command decoding, operation execution, and output flag generation. It integrates clock-driven logic with configurable command-based multiplexers and internal registers, enabling sequential and pipelined processing.

A unique aspect of the design is its two-cycle delay for multiplication operations, while all other operations produce results in a single clock cycle. The ALU outputs status flags such as Carry Out (COUT), Overflow (OFLOW), Equality (EQ), Greater Than (GT), Less Than (LT), and Error (ERR), which aid in performance analysis and debugging.

#### **Objective:**

The objective of this project is to design and implement a reconfigurable Arithmetic and Logical Unit (ALU) capable of performing a wide range of arithmetic and logical operations. The ALU aims to,

- Support and demonstrate functional coverage of 13 arithmetic and 14 logical operations.
- Implement input control logic using clock (CLK), reset (RST), and control enable (CE) signals.
- Efficiently manage input data using internal registers and multiplexers.
- Generate appropriate output flags (COUT, OFLOW, EQ, GT, LT, ERR) to indicate operation results and system status.

• Ensure correct operation timing, with single-cycle execution for standard operations and two-cycle latency for multiplication.

#### **Architecture:**

The ALU architecture is modular and reconfigurable, designed to perform arithmetic and logical operations based on a control command. The design is composed of the following key components:

- Input Section: Accepts control and data inputs such as clock (CLK), reset (RST), control enable (CE), mode select (MODE), input valid (INP\_VAL), command (CMD), operands (OPA and OPB), and carry-in (C\_in).
- Register Block: Temporarily stores incoming signals in internal registers (t\_MODE,
   t\_INP\_VAL, t\_CMD, t\_OPA, t\_OPB, t\_C\_in) to synchronize operations with the clock.
- Mode-Based MUX: A 2x1 multiplexer selects either the Arithmetic Unit or Logical Unit based on the MODE signal.
- Arithmetic Unit: Contains a 4x1 multiplexer (for INP\_VALID), an arithmetic command decoder, and a multiplier register (t\_MUL) to handle complex operations like multiplication with a 2-cycle delay.
- Logical Unit: Includes a 4x1 multiplexer (for INP\_VALID) and logic command decoder to perform various bitwise and shift/rotate operations.
- Output Section: Produces the result (RES) and sets status flags—Carry Out (COUT),
   Overflow (OFLOW), Equality (EQ), Greater Than (GT), Less Than (LT), and Error (ERR)—to indicate operation status and data validity.

#### **Functions:**

#### Arithmetic

- o 0: Addition
- 1 : Subtraction
- o 2: Addition with Carry
- o 3: Subtraction with Carry
- o 4: Increment A
- o 5: Decrement A
- o 6: Increment B
- o 7: Decrement B
- o 8 : Comparison
- 9: (OPA + 1) multiplied with (OPB + 1)
- o 10: (OPA << 1) multiplied with OPB
- o 11 : Signed Addition with Comparison
- o 12 : Signed Subtraction with Comparison

#### Logical

- 0: AND
- 1: NAND
- o 2: OR
- 3: NOR
- 4: XOR
- o 5: XNOR
- o 6: NOT A
- o 7: NOT B
- o 8: Shift Right OPA by 1
- o 9: Shift Left OPA by 1
- o 10: Shift Right OPB by 1
- o 11: Shift Left OPB by 1
- o 12: Rotate Left OPA by OPB
- o 13: Rotate Right OPA by OPB

#### Result:

Upon simulation and testing, the DUT successfully:

- Executes all 13 arithmetic operations including signed and shifted variations.
- Executes all 14 logical operations including bitwise, shift, and rotate.
- Correctly generates output flags and results.

#### For General Operations - ADD\_Cin: (1 - Clock Cycle Delay)



#### For Multiplication Operations - (A+1) x (B+1): (2 - Clock Cycle Delay)



#### For Error case - Invalid Command:



#### When CLK\_EN = 0 - output comes in the same posedge:



#### Result.txt file

```
[raghulganesan@FEserver ALU_PROJECT]$ cat results.txt
Feature ID
                : PASS
Feature ID
Feature ID
                  PASS
Feature ID
Feature ID
                  PASS
Feature ID
Feature ID
Feature ID
Feature ID
Feature ID
                 : PASS
Feature ID
            11
            12
                  PASS
Feature ID
Feature ID
            13
                : PASS
            14
Feature ID
Feature ID
            16
                 : PASS
Feature ID
            17
Feature ID
            18
                 : PASS
Feature ID
            19
Feature ID
Feature ID
            21
Feature ID
            22
                 : PASS
Feature ID
            23
Feature ID
            24
Feature ID
Feature ID
Feature ID
Feature ID
                 : PASS
                  PASS
Feature ID
            29
Feature ID
                 : PASS
            30
Feature ID
Feature ID
            32
Feature ID
                  PASS
Feature ID
            34
Feature ID
                 : PASS
Feature ID
            36
Feature ID
Feature ID
            38
Feature ID
            39
                 : PASS
Feature ID
Feature ID
            41
```

#### **DESIGN ARCHITECTURE:**



#### **DUT CODE COVERAGE:**

**Instance Path:** 

/alu tb/uut

Design Unit Name:

work.alu\_design

Language:

Verilog

Source File:

alu\_tb.v

#### **Local Instance Coverage Details:**

| Total Coverage:   |        |        |          |                 | 100.00% | 100.00%           |
|-------------------|--------|--------|----------|-----------------|---------|-------------------|
| Coverage Type ∢   | Bins ∢ | Hits ∢ | Misses ∢ | Weight <b>∢</b> | % Hit ∢ | Coverage <b>∢</b> |
| <u>Statements</u> | 188    | 188    | 0        | 1               | 100.00% | 100.00%           |
| <u>Branches</u>   | 88     | 88     | 0        | 1               | 100.00% | 100.00%           |
| FEC Expressions   | 9      | 9      | 0        | 1               | 100.00% | 100.00%           |
| FEC Conditions    | 8      | 8      | 0        | 1               | 100.00% | 100.00%           |
| <u>Toggles</u>    | 222    | 222    | 0        | 1               | 100.00% | 100.00%           |